<div class="content-intro"><p>Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities.</p></div><p>We are looking for a person ready to take up the challenge of working in a high-profile project where we design and integrate multiple chiplets into a System-in-package, in collaboration with external stakeholders. You will work with Tenstorrent worldwide experts and leaders in the USA, Japan and other countries, and help us make our IP even better.</p><p>In this role, you will be responsible for STA timing analysis using industry standard tools for high-speed CPU core design. Knowledge of cutting edge silicon technology 5nm and lower and multi Ghz design is a plus.</p><p>This role is<strong> </strong>Remote, based out of North America.</p><p>We welcome candidates at various experience levels for this role. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting.</p><p> </p><p><strong>Responsibilities:</strong></p><ul><li>Full chip timing analysis from early investigation to final implementation and tape out.</li><li>Propose or develop timing methodologies to support the timing flow from RTL synthesis to implementation and timing closure.</li><li>Work with architects and logic designers to generate block and full chip timing constraints.</li><li>Analyze scenarios and margin strategies with Synthesis & Design team.</li><li>Partner with physical design teams to close and sign off the designs through PnR and ECO cycles.</li></ul><p> </p><p><strong>Experience & Qualifications:</strong></p><ul><li>PhD, Masters or Bachelors Degree in EE, EECS or CS.</li><li>Hands-on experience in ASIC timing constraints generation and timing closure.</li><li>Expertise and advanced knowledge of industry standard timing EDA tools (Prime Time, StarRC etc.).</li><li>Deep understanding and experience in timing closure of various functional and test modes</li><li>Expertise in deep-sub micron processes (Crosstalk delay, noise glitch, POCV, IR-STA).</li><li>Proficient in scripting (TCL, Perl, Python, csh/bash).</li><li>Problem solver, Efficient written and verbal communication, Excellent organization skills and Mentorship quality.</li><li>Self starter and highly motivated.</li><li>Ability to work cross-functionally with various teams and be productive under aggressive schedules.</li></ul><p> </p><p><em>Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made.</em></p><p><em>Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer.</em></p><p><em>Due to U.S. Export Control laws and regulations, Tenstorrent is required to ensure compliance with licensing regulations when transferring technology to nationals of certain countries that have been licensing conditions set by the U.S. government.</em></p><p><em>Our engineering positions and certain engineering support positions require access to information, systems, or technologies that are subject to U.S. Export Control laws and regulations, please note that citizenship/permanent residency, asylee and refugee information and/or documentation will be required and considered as Tenstorrent moves through the employment process.</em></p><p><em>If a U.S. export license is required, employment will not begin until a license with acceptable conditions is granted by the U.S. government. If a U.S. export license with acceptable conditions is not granted by the U.S. government, then the offer of employment will be rescinded.</em></p>